# **Rtc**Master**Clock**

A low-footprint, highly configurable, 100% hardware only Real Time Clock (RTC) Master Clock solution, specifically designed for long time availability. Allows reading and writing of the RTC via I2C as well as standalone synchronization with compensation of input circuit delays.

### Key Features:

- RTC Master Clock
- 100% hardware only solution
- Vendor independent
- Read/Write Clock via I2C
- PI Servo Loop in hardware
- Hardware time conversion

## Typical Applications:

- Time servers
- Time converters
- Sensors
- Clocks
- Distributed data acquisition
- Test and measurement
- Etc.



# IP Core Architecture:

| Specification: |                                                               |
|----------------|---------------------------------------------------------------|
| RTC            | Supports DS1307 and MCP7941x (and compatible) Real Time       |
|                | Clocks (RTC) and self-configuration at startup                |
|                | Hardware I2C controller with frequencies up to 400kHz.        |
|                | Reading and writing of RTC aligned with RTC PPS output        |
|                | Compensation of input circuits delays                         |
|                | Offset and drift calculation for adjusting the clock          |
| Performance    | Timestamp accuracy of RTC PPS is an input clock period        |
|                | Offload synchronization                                       |
| Portability    | 100% hardware only solution, no dependency on external CPU or |
|                | external driver circuitry features                            |
|                | Vendor independent, written in plain VHDL                     |
|                | Low footprint and low frequency requirements                  |
| Modularity     | Slim and standardized interfaces are used                     |
| Configuration  | No CPU required, standalone configuration with signals        |
|                | Axi4 lite slave support, for status and configuration         |

## Deliverables:

- Ip core in plain VHDL
- Testbench in plain VHDL
- Reference Design with 1 I2C bus and 1 RTC PPS input
  - o Top level VHDL file
  - o Timing Constraint SDC files
  - o Vivado/Quartus Project file

### **Related Products:**

- <u>TOD Slave</u>
- PTP Grandmaster Clock
- PPS Master/Slave
- PPS Slave

- IRIG Master/Slave
- Adjustable Clock
- Signal Timestamper
- Signal Generator



**NetTimeLogic GmbH** Synchronization Solutions Strassburgstrasse 10 8004 Zürich Switzerland contact@nettimelogic.com Tel. +41796716211 www.nettimelogic.com

Information contained in this product brief is subject to change without notice. Trademarks used are property of their respective owners. Copyright @ 2025 NetTimeLogic GmbH. All rights reserved.